### LA\_228

Judith Smith
Logic Analyzer Product Manager
November 2012





### **Course Objectives**





## The goal of this training session is to help you win competitive deals against Tek's TLA6400 by learning:

- ➤ How the new Tek logic analyzers compare vs Agilent
- > What your customers will hear from Tek
- Agilent's responses and sales tactics resulting in competitive wins
- > Where to find resources and contacts

### **Logic Analyzer Competitive Positioning – Aug 2010**

#### **Portable Logic Analyzers**

#### **Modular Logic Analyzers**



TLA7000 Series

TLA7012: 2-slot w/ display TLA7016: 6-slot, no display





**TLA5000 Series** 

**Price** 

### **Logic Analyzer Competitive Positioning – Jan 2012**

#### **Portable Logic Analyzers**

#### Modular Logic Analyzers



#### **TLA7000 Series**

TLA7012: 2-slot w/ display TLA7016: 6-slot, no display



TLA6200 Series

**16800 Series** 

**Price** 

### **Logic Analyzer Competitive Positioning – Aug 2012**

#### **Portable Logic Analyzers**

#### **Modular Logic Analyzers**



**16900 Series** 





#### **TLA6400 Series**



**16800 Series** 

#### **TLA7000 Series**

TLA7012: 2-slot w/ display TLA7016: 6-slot, no display

**Price** 

### Agilent 16800 Series vs Tek TLA6400





|                       | Agilent                                   |               |           |        | Tektronix                       |         |         |         |  |
|-----------------------|-------------------------------------------|---------------|-----------|--------|---------------------------------|---------|---------|---------|--|
|                       | 16801A                                    | 16802A        | 16803A    | 16804A | TLA6401                         | TLA6402 | TLA6403 | TLA6404 |  |
|                       |                                           | 250 MHz       |           |        | 333 MHz (standard)              |         |         |         |  |
| State Clock Rate      | 450 MHz (optional)                        |               |           |        | 667 MHz (optional)              |         |         |         |  |
|                       |                                           |               |           |        |                                 |         |         |         |  |
|                       | 250 Mb/s                                  |               |           |        | 667 Mb/s (standard)             |         |         |         |  |
| Max State Data Rate   | ax State Data Rate 500 Mb/s (dual sample) |               |           |        | 1333 Mb/s (optional)            |         |         |         |  |
| Conventional Timing   | 500 MHz – full channel                    |               |           |        | 1.6 GHz – full channel          |         |         |         |  |
|                       | 1.0 GHz – half channel                    |               |           |        | 3.2 GHz – half channel          |         |         |         |  |
| High Speed Timing     | 4 GHz (250 ps) @ 64 K deep                |               |           |        | 25 GHz (40 ps) @ 128 Kb deep    |         |         |         |  |
| Memory Depth          | 1 M, 4 M, 16 M, 32 M                      |               |           |        | 2 M, 4 M, 8 M, 16 M, 32 M, 64 M |         |         |         |  |
|                       | (2x mer                                   | nory in half- | ch timing |        | (2x memory in half-ch timing)   |         |         |         |  |
| Signal Support        | Single-ended                              |               |           |        | Single-ended                    |         |         |         |  |
| Channels              | 34                                        | 68            | 102       | 136    | 34                              | 68      | 102     | 136     |  |
| Independent analyzers | 1                                         |               | 2         |        | 1                               |         |         |         |  |

### **Competitive Situation**

### In the portable logic analyzer market space...

- In the past many sales were repeat buys where customer called for quote/order from current vendor
- Customers doing more upfront research on the web
- Budget constraints drive customers to get the most for their purchase → long range investment protection
- Both Tek and Agilent have differentiators

Agilent needs to be proactive -> engage customers before Tek

# Agilent 16800 Series vs Tek TLA6400 Series Portable Logic Analyzers



#### **Agilent's Differentiators**

- <u>Free 4 M base memory through Promotion</u>
   <u>5.906</u>
- Best in class FPGA debug
- ONLY integrated pattern generator
- ONLY portable logic analyzer with 2 independent analyzers
- ONLY 204-channel portable logic analyzer



#### **Tek's Differentiators**

- Higher timing speeds
- Higher state speeds
- 2x max memory depth
- 2% less in price (base and options)

### **Tek Tactics** → **Agilent Response and Sales Tactics**

#### **Tek's Tactics**

 Engage customers doing web research with interactive chat dialog



#### **Agilent's Response and Sales Tactics**

 Engage with & protect your logic analyzer installed base by sending out FE Newsletter to your customers to tell them about FREE 4 M memory upgrade promotion for 16800 series logic analyzers



### **Tek Tactics** → **Agilent Response and Sales Tactics**

#### **Tek's Tactics**

 Once engaged with customers Tek will push specification leadership and aggressive discounting



#### **Key Specs Comparison**

| Feature           | Tek TLA6400                            | AT 16800A<br>(16910A/11A + 16720A)                 |  |  |  |
|-------------------|----------------------------------------|----------------------------------------------------|--|--|--|
| LA channels       | 34, 68, 102, 136                       | 34, 68, 102, 136, <b>204</b>                       |  |  |  |
| Analog mux        | Yes                                    | No                                                 |  |  |  |
| High-speed timing | MagniVu                                | Timing Zoom                                        |  |  |  |
|                   | 25 GS/s (40 ps)                        | 4 GS/s (250 ps)                                    |  |  |  |
|                   | 128 Kb                                 | 64 Kb                                              |  |  |  |
| Deep timing       | 3.2 GS/s (1/2ch)                       | 1 GS/s (1/2 ch)                                    |  |  |  |
|                   | 1.6 GS/s (all ch)                      | 500 MS/s (all ch)                                  |  |  |  |
|                   |                                        |                                                    |  |  |  |
|                   | No tradeoffs in speed or record length | Transitional speed and record length halved unless |  |  |  |
|                   | with transitional timing or storage    | spare 34 channel is available                      |  |  |  |
|                   |                                        | 050.111. (050.11. (4.1)                            |  |  |  |
| State clock/data  | 333 MHz / 667 Mbs-all (std)            | 250 MHz / 250 Mbs (std)                            |  |  |  |
|                   | Min: 667 MHz / 1333 Mbs-all (opt)      | 450 MHz / 500 Mbs (opt)                            |  |  |  |
| Data valid window | < 800 ps                               | 1.5 ns                                             |  |  |  |
|                   | Single channel                         | Single channel                                     |  |  |  |
|                   | 20 ps sample adjustment,               | 80 ps sample adjustment,                           |  |  |  |
|                   | +16/-8 ns range                        | +3.2/-3.2 ns range                                 |  |  |  |
| Record length     | 2 Mb (std), 4 Mb (opt), 8 Mb (opt), 16 | 1 Mb (std), 4 Mb (opt), 16 Mb (opt), 32 Mb (opt)   |  |  |  |
|                   | Mb (opt), 32 Mb (opt), 64 Mb (opt)     |                                                    |  |  |  |
|                   |                                        |                                                    |  |  |  |

#### **Agilent's Response and Sales Tactics**

- Understand the customer's application. Agilent has superior solutions for...
  - DDR Memory
  - FPGA (Xilinx and Altera)
  - IQ modulation
  - Differential signals → requires modular system
- Lead with Agilent's differentiators
  - Best in class FPGA debug
  - Models with built-in pattern generator
  - 2 independent analyzers
  - 204 channel model
  - Ease of use
- Counter Tek specs and discounting with Free 4 M memory upgrade promotion
- Contact BDM for additional deal considerations

### **Agilent's Differentiators - Customer Viewable Table**

|                                                      | Agilent 16800 Series                                  |                                                 |        |        |                                                                                                                  | Tek TLA6400 Series                                             |         |         |         |
|------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------|--------|--------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------|---------|---------|
| Logic Analyzer                                       | 16801A                                                | 16802A                                          | 16803A | 16804A | 16806A                                                                                                           | TLA6401                                                        | TLA6402 | TLA6403 | TLA6404 |
| Logic Analyzer with<br>Built-in Pattern<br>Generator | 16821A 16822A 16823A                                  |                                                 |        |        | N/A                                                                                                              |                                                                |         |         |         |
| Logic Analyzer<br>Channels                           | 34                                                    | 68                                              | 102    | 136    | 204                                                                                                              | 34                                                             | 68      | 102     | 136     |
| Pattern Generator<br>Channels                        | 48                                                    | 48                                              | 48     |        |                                                                                                                  | N/A                                                            |         |         |         |
| State Clock Rate                                     | 250 MHz<br>450 MHz (optional)                         |                                                 |        |        | 333 MHz (standard)<br>667 MHz (optional)                                                                         |                                                                |         |         |         |
| Max State Data Rate                                  | 250 Mb/s<br>500 Mb/s (dual sample)                    |                                                 |        |        | 667 Mb/s (standard)<br>1333 Mb/s (optional)                                                                      |                                                                |         |         |         |
| Conventional Timing                                  | 500 MHz – full channel<br>1.0 GHz – half channel      |                                                 |        |        | 1.6 GHz – full channel<br>3.2 GHz – half channel                                                                 |                                                                |         |         |         |
| High Speed Timing                                    | 4                                                     | 4 GHz (250 ps) @ 64 K deep                      |        |        |                                                                                                                  | 25 GHz (40 ps) @ 128 Kb deep                                   |         |         |         |
| Memory Depth                                         | 1 M, 4 M, 16 M, 32 M<br>(2x memory in half-ch timing) |                                                 |        |        | 2 M, 4 M, 8 M, 16 M, 32 M, 64 M<br>(2x memory in half-ch timing)                                                 |                                                                |         |         |         |
| FPGA                                                 | Integrated application, Automated bit mapping         |                                                 |        |        | Separate application, complex use model                                                                          |                                                                |         |         |         |
| Eye Scan                                             | Ŭ                                                     | Yes                                             |        |        |                                                                                                                  | N/A                                                            |         |         |         |
| Integrate time-                                      |                                                       | View Scope (standard)                           |        |        |                                                                                                                  | iView (feature standard, cable cost \$206 for USB, \$2,180 for |         |         |         |
| correlated scope                                     | Automation                                            | Automatic signal scaling and correlated tracing |        |        |                                                                                                                  | GPIB))                                                         |         |         |         |
| waveforms                                            | markers                                               |                                                 |        |        |                                                                                                                  |                                                                |         |         |         |
| Analog Signal Support                                | N/A                                                   |                                                 |        |        | 4 fixed channels to iCapture Analog Output BNCs (standard) Route any 4 channels to Analog Output BNCs (optional) |                                                                |         |         |         |
| Signal Support                                       | Single-ended                                          |                                                 |        |        | Single-ended                                                                                                     |                                                                |         |         |         |
| Independent analyzers                                | 2 (except 34-channel models)                          |                                                 |        |        | 1                                                                                                                |                                                                |         |         |         |

### Countering Tek's 25 GHz MagniVu

#### **Tek's Tactics**

Push 25 GHz MagniVu (high-speed timing)

#### Tektronix Logic Analyzers TLA6400 Series Datasheet



#### Features & Benefits

- Performance and Ease of Use to Debug, Validate, and Optimize Digital Systems
  - 40 ps Resolution MagniVu<sup>™</sup> Acquisition to Accurately See Signal Relationships in Your System
  - State Speed Sample your fastest synchronous buses with clock rates up to 667 MHz and data rates up to 1333 Mb/s

#### **Agilent's Response and Sales Tactics**

Focus on the amount of time the customer needs to see with high-speed timing.



Agilent: 250 ps sampling (4 GHz) 64K memory depth Covers 16 micro seconds



Tek: 40 ps sampling (25 GHz) 128K memory depth Covers ~5 micro seconds



### **Countering Specifications with Applications**

#### **Tek's Tactics**

Push specifications

#### **Agilent's Response and Sales Tactics**

- Promote Agilent's superior applications support
- Have customer viewable side-by-side competitive video



### **Competitive Summary**

Tek TLA6400 does pose a competitive threat

Agilent needs to aggressively defend LA market share When we're proactive we can win and here's how:

- Use FREE 4 M memory upgrade promotion
- 2. Lead with differentiating features & application support
- Combine LA in deals with other Agilent equipment (e.g. LA with Scope or AWG)
- 4. Discounting







Gain deeper insight!

FREE 4 M Memory Upgrade with the Purchase of a 16800 Series Logic Analyzer

For a limited time, purchase a 16800 series portable logic analyzer and receive a free

16806A-004, 16821A-004, 16822A-004, 16823A-004

5. Special offers through division: free options or application software

### **Competitive Summary**



Using the competitive responses and sales tactics we've shown, we've won head-to-head deals against the TLA6400









### **Logic Analyzer Resources**

### Sales Tools/ Resources for Logic Analyzers

- www.agilent.com/find/logic
- 4 M Memory promotion: <a href="www.agilent.com/find/16800\_promo">www.agilent.com/find/16800\_promo</a>

#### Contacts

- Regional Sales BDMs
  - US: Daniel Bogdanoff



KSAP: Vimal Ranganathan

GCH/Korea: Chee Lam Chan and Teng Huang

EMEA: Yoram Shimoni

Product Marketing: Judith Smith (judith\_smith@agilent.com)

















### **Call to Action**



Use tools to proactively defend your installed base/Agilent market share



Lead with Agilent differentiators and use the 4 M promotion



Contact your BDM for assistance on every deal